# EE 1193

# INTRODUCTION TO HDL

MODULE: HDL basics – preliminaries for Behavioral HDL

Dr. Amit Acharyya, IITH

# Basic terminology

- Library: Library is a collection of pre-defined keywords and components defined in it and contains all characteristics of all components.
- ➤ Entity: A hardware abstraction of digital systems is called entity. All designs are expressed in entities.
- Architecture: All entities that can be simulated have architecture description. The architecture describes the behavior of entity.
- Process: A process is a basic unit of execution in VHDL source code. All operations that are performed in a simulation of a VHDL description are broken into single or multiple processes
- > Bus: A group of signals at one position.

# A Generic VHDL Model



# **Entity Declaration**

```
Entity entity_name is

Generic (generic list);

Port (port list);

End [entity_name];
```

```
E.g.: entity nor_gate is port(a,b: in bit; c: out bit); end nor_gate;
```

# Architecture Body Syntax

architecture architecture-name of entity-name is [architecture-item-declaration;] begin Concurrent-statements; **Process-statements**; concurrent-assertion-statement concurrent-signal-assignment-statement component-instantiation-statement end [ architecture-name ];

# Generic VHDL Structure

```
library lib_name;
use lib_name.package_name.item_name;
                                          Library declaration and accessing
entity entity-name is
  [port ( ln_1, ln_2, ln_3 : in bit;
         out I, out_2 : out bit;
         inout_1, inout_2 : inout bit);]
end [entity] [entity-name];
architecture arch-name of entity-name is
 [declaration] ---Signals, constants, component.. etc. - Architecture body declaration
begin
 architecture body -----Structural&/Behavioral&/Data flow
end [architecture] [arch-name];
```

This is called behavioral description/Register Transfer Level (RTL) description

# Data objects

- > Constant
- Variable
- Signal

Declaration:

Constant t:time:=10 ns;

Variable bus: bit\_vector(3 downto 0);

Variable sum: integer range 0 to 100:=10;

Signal clock: bit; -std\_logic

Signal data\_bus:bit\_vector (0 to 7); -std\_logic\_vector

# Structural Modelling

# **Example: Full adder**

```
Library ieee;
Use ieee.std_logic_1164.all;
entity system st is
 port (A, B, C_{in}): in bit;
        Sum, Carry : out bit);
end system_st;
architecture structural of system_st is
 component gate1
   port ( IN_A, IN_B, IN_C : in bit;
         OUT Z: out bit );
 end component;
 component gate2
   port ( IN_A, IN_B, IN_C : in bit;
         OUT_Z: out bit );
 end component;
begin
 G1: gate1
   port map (A, B, C_{in}, Sum);
  G2 : gate2
    port map (A, B, C_{in}, Carry);
end structural;
```



Fig: Schematic of full adder

# Basic elements

In Structural Modelling an entity is modeled as a set of components connected by signals(wires)  $\rightarrow$  Netlist

- > Component
- Signal

Component : An instance of already designed circuit/system/gate.

- > It is simply a black box, whose functionality is not explicitly apparent from its model
- > A component should be declared before its appearance in the design

# Component declaration

- > It declares the name and the interface of a component.
- Interface specifies the mode and the type of the ports
- Components are declared in the declaration part of the architecture body

# Syntax:

```
component component-name
  port ( list-of-interface-ports );
end component;
```

component-name: may or may not refer to the name of an already existing entity in a library. If it does not, it must be explicitly bound to an entity; otherwise, the model cannot be simulated

#### Cont....

list-of-interface-ports: name (may be different), mode and type for each port of the component in a manner similar to that specified in an entity declaration.

#### **Examples:**

```
component NAND2
    port (A, B: in MVL; Z: out MVL);
end component;
component MP
    port (CK, RESET, RON, WRN: in BIT;
        DATA_BUS: inout INTEGER range 0 to 255;
        ADDR_BUS: in BIT_VECTOR(15 downto 0));
end component;
```

# Component Instantiation

- > Defines a subcomponent of the entity in which it appears
- > It connects the signals in the entity with the ports of the subcomponent

# Syntax:

Component-label: component-name port map (association-list)

Can be any legal identifier (name of the instance)

Must be the name of a component declared earlier

Associates the signals in the entity (actuals), with the ports of a component (locals)

Actual must be an object of class signal; Expressions or objects of class variable or constant are not allowed; Can be a keyword open to indicate a port that is not connected

# Association

Two ways to associate locals with the actuals.

- 1. Positional association
- 2. Named association

#### Positional association:

Depending on the order of the ports they appear in the component declaration, the locals will be mapped to the actuals.

Association-list format:  $actual_1$   $actual_2$ ,  $actual_3$ , . . .,  $actual_n$  i.e. the first port in the component instantiation corresponds to the first actual in the component instantiation, the second with the second, . . . . .

### Cont.

Example: Instance of NAND2 component

-- Component declaration:

component NAND2

port (A, B: in BIT; Z: out BIT);

end component;

-- Component instantiation:

NI: NAND2 **port map** (SI, S2, S3);

Component label

Actual \$1,\$2,\$3 are associated with ports A,B & Z(locals) of the NAND2

# Named association

#### > Association-list format:

local<sub>1</sub> => actual<sub>1</sub>, local<sub>2</sub> => actual<sub>2</sub>, ..., local<sub>n</sub> => actual<sub>n</sub>

The ordering of the associations is not important since the mapping between the actuals and locals are explicitly specified.

Scope of the locals is restricted to be within the port map part of the instantiation for a particular component

The type of the local and the actual being associated must be the same

The modes of the ports must conform i.e. if the local is readable(writable) then the actual should be readable(writable)

in=>in, out=>out & in/out/inout=>inout

#### Cont.

-- Component declaration:

component NAND2

port (A, B: in BIT; Z: out BIT);

end component;

-- Component instantiation:

NI: NAND2 port map 
$$(A=>S_1, Z=>S_2,$$

$$B=>S_3);$$

Order is not important;

A, B, Z are ports (locals) of the component declared and  $S_1$ ,  $S_2$ ,  $S_3$  are ports (actuals) of the entity declared

#### cont.

- Structural models can be simulated only after the entities that the components represent are modeled and placed in a design library.
- > The lowest level entities must be behavioral models.
- All components that are instantiated will be executed concurrently, so we no need to bother about the order of the component instantiation.

#### Signal declaration:

- Signals should be declared before their use in the architecture body
- No need to specify the mode

```
signal list-of-signal-names : type-name [ := initial-value] ;
Ex: signal sig_0 sig_1 : bit ;
```

# Examples

Assumption: The behavioral models of the components being instantiated are available

#### Ex I: 4-bit adder

> Requires four full adders



Fig. Block diagram of 4-bit adder

# Structural description of the 4-bit adder

```
library ieee;
use ieee.std_logic_l | 64.all
entity fulladder 4bit is
  port (A, B : in bit_vetcor (3 downto 0);
        Cin: in bit:
        Sum : out bit_vetcor (3 downto 0);
        Cout : out bit);
end fulladder 4bit;
architecture hirarchical of fulladder 4bit is
component fulladder_st
    port (A, B, Cin : in bit;
          Sum, Cout : out bit);
  end component;
  signal sig_c0, sig_c1, sig_c2 : bit;
begin
 FA0 : fulladder_st port map (A(0), B(0), Cin, Sum(0), sig_c0);
  FA1: fulladder_st port map (A(1), B(1), sig_c0, Sum(1), sig_c1);
  FA2 : fulladder_st port map (A(2), B(2), sig_c I, Sum(2), sig_c 2);
  FA3: fulladder_st port map (A(3), B(3), sig_c2, Sum(3), Cout);
end hirarchical;
```

# Ex2: 4-bit Register

```
--library declaration
entity reg4
port (d: in bit_vector(3 downto 0); en,clk:in bit;
q:out bit_vector(3 downto 0));
end reg4;
architecture struct of reg4 is
 component d_latch
   port (d, clk : in bit;
         q : out bit);
 end component;
 component and2_op
   port (x, y): in bit;
         z : out bit);
 end component;
 signal int_clk : bit;
begin
 DFF3 : d_latch port map(d(3), int_clk, q(3));
 DFF2 : d_latch port map(d(2), int_clk, q(2));
 DFF1: d_latch port map(d(1), int_clk, q(1));
 DFF0 : d_latch port map(d(0), int_clk, q(0));
 AND : and2_op port map(en, clk, int_clk);
end struct;
```



# Exercise: Full adder: structural description

#### 3-input XOR gate:

```
library ieee;
 use ieee.std_logic_I | 64.all;
 entity xor gate is
  port(
     in I: in std_logic;
     in2: in std logic;
     in3: in std logic;
     outl:out std_logic);
end entity xor gate;
architecture flow of xor gate is
 begin
  out <=(in | xor in 2) xor in 3;
end architecture flow:
```

#### Inl\*in2+n2\*in3+nl\*in3:AO3 gate

```
library ieee;
 use ieee.std_logic_l | 164.all;
 entity AO3_gate is
  port(
     in I: in std_logic;
     in2: in std logic;
     in3: in std logic;
     out I:out std logic);
end entity AO3_gate;
architecture flow of AO3_gate is
 begin
  out <=(in I and in2)or (in2 and in3) or (in I and in3);
end architecture flow;
```

# Full adder structural description

```
library ieee;
 use ieee.std_logic_I I 64.all;
 entity Full_adder is
  port(
     in I: in std_logic;
     in2: in std_logic;
     in3: in std logic;
     sum:out std_logic;
     carry:out std_logic);
end entity Full adder;
architecture flow of Full_adder is
component xor gate
     port(
     in I: in std_logic;
     in2: in std logic;
in3: in std_logic;
     out I:out std_logic);
 end component;
```

### Cont...

```
component AO3_gate
     port(
      in I: in std_logic;
      in2: in std_logic;
in3: in std logic;
      out I:out std logic);
 end component;
 begin
   summ: xor gate port map(in l = \sin l, in 2 = \sin 2, in 3 = \sin 3, out l = \cos m);
   carry I: AO3_gate port
map(in l = > in l, in 2 = > in 2, in 3 = > in 3, out l = > carry);
end architecture flow;
```

# Test bench

```
library ieee;
use ieee.std_logic_I 164.all;
entity tb_fulladder_gate is end tb_fulladder_gate;
architecture test of tb_fulladder_gate is
  component full_adder
    port(
     in I: in std_logic;
     in2: in std_logic;
in3: in std logic;
     sum:out std logic;
     carry:out std logic);
 end component;
  signal in I : std_logic:='0';
  signal in3 : std_logic:='0';
  signal in2 : std_logic:='0';
  signal sum:std_logic;
  signal carry:std_logic;
```

### Cont...

```
begin
   dut:full_adder port map(in I =>in I, in 2 =>in 2, in 3 =>in 3,
sum=>sum,carry=>carry );
       process begin
        wait for 20 ns; in I \le 0'; in 2 \le 0'; in 3 \le 0';
      wait for 20 ns; in I \le 0'; in 2 \le 0'; in 3 \le 1';
       wait for 20 ns: in I \le 0'; in 2 \le I'; in 3 \le 0';
       wait for 20 ns; in1 \le 0'; in2 \le 1'; in3 \le 1';
         wait for 20 ns: in I \le 'I': in 2 \le '0': in 3 \le '0':
         wait for 20 ns; in I \le 'I'; in 2 \le '0'; in 3 \le 'I';
         wait for 20 ns; in 1 <= '1'; in 2 <= '1'; in 3 <= '0';
         wait for 20 ns: in I <= 'I': in 2 <= 'I': in 3 <= 'I':
         wait;
   end process;
  end architecture test;
```

# Behavioral Modelling

# Behavioral description

Behavior of the entity is expressed using sequentially executed procedural code and semantics that of a high-level programming languages (Ex: C/C++,..etc.) when you capture the underlying behavior of the circuit instead of the exact circuit structure.

Ex: Behavioral description of full adder



Fig: entity of full adder

### Cont...

```
entity fulladder_bh is
  port ( A, B, Cin : in bit;
        Sum, Cout : out bit);
                                                               elsif (A = 'I' and B = '0' and Cin = 'I') then
end fulladder_bh;
                                                                 Sum <= '0';
architecture behavioral of fulladder_bh is
                                                                 Cout <= '1':
begin
                                                               elsif (A = 'I' and B = 'I' and Cin = '0') then
  process (A, B, Cin)
                                                                 Sum <= '0':
  begin
   if (A = '0' and B = '0' and Cin = '0') then
                                                                 Cout <= '1';
      Sum <= '0':
                                                               else
     Cout <= '0':
                                                                 Sum <= '1';
    elsif (A = 0 and B = 0 and Cin = 1) then
     Sum <= '1';
                                                                 Cout <= '1':
     Cout <= '0':
                                                               end if:
    elsif (A = 0 and B = 1 and Cin = 0) then
      Sum <= '1';
                                                             end process;
      Cout <= '0':
                                                           end behavioral;
    elsif (A = 0 and B = 1 and Cin = 1) then
     Sum <= '0';
     Cout <= '1':
    elsif (A = 1 and B = 0 and Cin = 0) then
      Sum <= '1':
      Cout <= '0';
```

#### **Process Statement**

process statement is the set of sequential statements, which describes the functionality of a portion of an entity. An architecture can have multiple processes to describe the functionality of the entity.

# Syntax of the Process statement

```
[process-label: process [ (sensitivity-list ) ]
[process-item-declarations] ----scope is local
begin
--all are sequential-statements
  variable-assignment-statement
  signal-assignment-statement
  wait-statement
  if-statement
  case-statement
  loop-statement
  null-statement
  exit-statement
  next-statement
  assertion-statement
end process [ process-label];
```

### Cont....

Sensitivity list: A set of signals that the process is sensitive. i.e. whenever an event occurs on any of the signals in the sensitivity list, the sequential statements within the process are executes in a sequential order, in the order they appear (Like High level languages).

> Process **suspends** after executing the last sequential statement and waits for another event to occur on a signal in the sensitivity list. ( never be exited)

Process is always in active state or suspended state throughout the simulation time.

> Variables should be declared in the item declaration part of the process.

### Wait statement

Usually the process suspends after executing the last sequential statement. The alternative way to suspend the process is using the wait statement.

Basic forms of "Wait" statement:

wait on sensitivity-list;

ex: wait on a, b; --suspends until an event occurs on any one of the sensitivity-list

wait until Boolean-expression;

ex: wait until (x>y);

wait for time-expression;

ex: wait for 3ns;

# Cont..

- A process without sensitivity list and wait statements will never get suspended and would remain in an infinite loop during the initialization phase of simulation.
- A process without sensitivity list should have at least one wait statement

```
Ex: process -- No sensitivity list.
variable TEMP1 ,TEMP2: BIT;
begin
TEMP1 := A and B:
TEMP2 := C and D;
wait on A, B, C, D; -- Replaces the sensitivity list.
```

Having the sensitivity list and the wait statements in the process is an error.

### IF Statement

> Selects a sequence of statements for execution based on the value of a condition.

#### Syntax:

```
if boolean-expression then
sequential-statements

[ elsif boolean-expression then
sequential-statements ]

[ else
sequential-statements ]

End if;
```

It can have zero or more elsif clauses and an optional else clause.

```
ex: if (a>b) then

c=a+b;

elsif (a<b)

c=a-b;

else

c=a*b

end if;
```

#### Case Statement

- Selects one of the branches for execution based on the value of expression (one dimensional array)
- Choices: Single value or range of values (using '|' or by using 'others' clause)

#### **Syntax:**

case expression is

when choices => sequential-statements -- branch #1
when choices => sequential-statements -- branch #2

-- Can have any number of branches.

[ when others => sequential-statements ] -- last branch end case;

> All possible values of the expression must be covered in the case statement.

```
Example: 4*I multiplexer
entity MUX is
port (A, B, C, D: in BIT; CTRL: in BIT_VECTOR(0 to 1);
   Z: out BIT);
end MUX;
architecture MUX_BEHAVIOR of MUX is
   constant MUX DELAY:TIME := 10 ns;
begin
   PMUX: process (A, B, C, D, CTRL)
   variable TEMP: BIT;
   begin
   case CTRL is
           when "00" => TEMP := A:
           when "01" => TEMP := B;
           when "10" => TEMP := C;
           when "| | => TEMP := D;
   end case:
   Z <= TEMP after MUX DELAY;
   end process PMUX;
end MUX BEHAVIOR
```

## Null Statement

Sequential statement that doesn't cause any action and execution continues with the next statement

```
Syntax: null;
ex: case S is
    when "00" => d<=a+b;
    when "01" => null;
    when others => d<=a*b;</pre>
```

## Loop Statement

To execute the same set of sequential statements iteratively.

```
[loop-label:] iteration-scheme loop
Syntax:
                   sequential-statements
                   end loop [ loop-label ];
There three iteration-schemes
L.For:
Syntax: for identifier in rage
Example:
                                         implicitly integer no need to declare it.
                                         No declaration for the Loop identifier
FACTORIAL := 1;
for NUMBER in 2 to N loop
FACTORIAL := FACTORIAL * NUMBER;
end loop;
```

#### 2. While

```
Syntax: While Boolean-expression
Example:
J:=0;SUM:=10;
WH-LOOP: while J < 20 loop
SUM := SUM * 2;
  J:=J+3;
end loop;
3. Using exit or next statement
Example:
SUM:=1;J:=0;
L2: loop -- This loop also has a label.
J:=J+21;
SUM := SUM* 10;
exit when SUM > 100;
end loop L2;
```

### Exercise

#### Ex: Behavioral description of full adder

```
library ieee;
use ieee.std logic 1164.all;
entity fulladder_bh is
  port ( A, B, Cin : in std_logic;
        Sum, Cout : out std logic);
end fulladder bh;
architecture behavioral of fulladder bh is
begin
 process (A, B, Cin)
  begin
    if (A = '0') and B = '0' and Cin = '0') then
      Sum <= '0':
      Cout <= '0';
    elsif (A = '0' and B = '0' and Cin = '1') then
      Sum <= 'I';
      Cout <= '0';
```

```
elsif (A = '0' and B = 'I' and Cin = '0') then
      Sum <= 'I';
      Cout <= '0';
    elsif (A = '0' and B = 'I' and Cin = 'I') then
      Sum <= '0';
      Cout <= 'I';
    elsif (A = 'I' and B = '0' and Cin = '0') then
      Sum <= 'I';
      Cout <= '0';
    elsif (A = 'I' and B = '0' and Cin = 'I') then
      Sum <= '0';
      Cout <= 'I';
    elsif (A = 'I' and B = 'I' and Cin = '0') then
      Sum <= '0';
      Cout <= 'I';
    else
      Sum <= 'I';
      Cout <= 'I';
   end if;
  end process;
end behavioral;
```

### Test bench

```
library ieee;
use ieee.std logic 1164.all;
entity tb_fulladder_bh is
end tb fulladder bh;
architecture tester of tb fulladder bh is
  component fulladder bh
    port( A: in std_logic; B: in std_logic; Cin: in std_logic;
     sum:out std_logic; Cout:out std_logic);
 end component;
     signal A: std logic:='0';
  signal B: std logic:='0';
  signal Cin : std_logic:='0';
  signal sum:std_logic;
  signal Cout:std_logic;
  begin
```

```
dut:fulladder bh port map(A=>A, B=>B, Cin=>Cin, sum=>sum, Cout=>Cout
);
      process
   begin
    wait for 20 ns; A<= '0'; B<= '0'; Cin<='0';
    wait for 20 ns; A<= '0'; B<= '0'; Cin<='I';
    wait for 20 ns; A<= '0'; B<= '1'; Cin<='0';
    wait for 20 ns: A<= '0': B<= '1':Cin<='1':
    wait for 20 ns: A<= 'I': B<= '0': Cin<='0':
    wait for 20 ns; A<= 'I'; B<= '0'; Cin<='I';
    wait for 20 ns; A<= 'I'; B<= 'I'; Cin<='0';
    wait for 20 ns; A<= 'I'; B<= 'I'; Cin<='I';
    wait;
   end process;
  end architecture tester;
```

#### Practice ex3

#### **Counter:**

```
library ieee;
use ieee.std_logic_I | 64.all;
use ieee.numeric std.all;
use ieee.std_logic_unsigned.all;
entity counter8 is
            --generic ( n : natural := 4);
            port(
                         clk : in std_logic;
                         nreset : in std_logic;
                         nready : in std_logic;
                         count : out std_logic_vector (2 downto 0)
                         );
end counter8;
architecture counter8_arch of counter8 is
signal temp: unsigned (2 downto 0);
constant MAXCOUNT : unsigned (2 downto 0) := "III";
begin
```

```
p0: process (nreset, clk) is
               --signal temp : unsigned (3 downto 0);
  begin
              if (nreset = '0') then
                              temp <= (others => '0');
                              --count <= (others => '0');
               elsif (rising edge(clk)) then
                              if (nready = 'I') then
                                             temp <= (others => '0');
                              elsif (temp = MAXCOUNT) then
                                             temp <= (others => '0');
                              else
                                             temp \leq temp + I;
                              end if;
               end if;
                              --count <= std logic vector(temp);</pre>
  end process p0;
  count <= std_logic_vector(temp);</pre>
end counter8_arch;
```

# Enable generator

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;
entity en_gen is
                     clk : in std_logic;
             port(
                          nreset: in std_logic;
                          count_in: in std_logic_vector(2 downto 0);
                          enable : out std_logic
                          );
end entity en_gen;
```

```
architecture en_gen_arch of en_gen is
begin
             process (nreset, clk) is
             begin
                          if (nreset = '0') then
                                       enable <= '0';
                          elsif (rising_edge(clk)) then
                                       if (count_in = "110") then
                                                    enable <= '1';
                                       else
                                                    enable <= '0';
                                       end if;
                          end if;
             end process;
end en_gen_arch;
```

# Flip-flop

```
library ieee;
use ieee.std_logic_l 164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;
entity flop7 is
             port(
                          clk: in std_logic;
                          nreset: in std_logic;
                          enable: in std_logic;
                          data_in: in std_logic_vector (15 downto 0);
                          data_out: out std_logic_vector(15 downto 0)
                          );
end entity flop7;
```

#### architecture flop7\_arch of flop7 is

## top

```
library ieee;
use ieee.std_logic_I 164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;
_____
entity top is
              port (
                             clk:in std_logic;
                             nreset: in std_logic;
                             nready : in std_logic;
                             data_in: in std_logic_vector(15 downto 0);
                             data_out: out std_logic_vector(15 downto 0)
                             );
end entity top;
architecture top_arch of top is
signal counter : std_logic_vector(2 downto 0);
```

```
signal enable_out : std_logic;
component counter8 is
              port(
                             clk:in std_logic;
                             nreset : in std_logic;
                             nready : in std_logic;
                             count : out std_logic_vector (2 downto 0)
                             );
end component;
component en_gen is
              port(
                             clk:in std_logic;
                             nreset: in std_logic;
                             count_in: in std_logic_vector(2 downto 0);
                             enable : out std_logic
                             );
end component;
component flop7 is
```

```
port(
                     clk: in std_logic;
                      nreset: in std_logic;
                     enable: in std_logic;
                      data_in : in std_logic_vector (15 downto 0);
                      data_out: out std_logic_vector(15 downto 0)
end component;
begin
unit_counter: counter8
          port map(
                     clk => clk,
                     nreset => nreset,
                     nready => nready,
                     count => counter
```

```
unit_enable: en_gen
            port map(
                        clk
                                    => clk,
                        nreset
                                    => nreset,
                        count_in => counter,
                        enable => enable_out
                        );
unit_flop: flop7
            port map(
                        clk
                                    => clk,
                                    => nreset,
                        nreset
                        enable => enable_out,
                        data_in => data_in,
                        data_out => data_out
                        );
end top_arch;
```

### TEST BENCH

```
library ieee;
use ieee.std_logic_I 164.all;
use ieee.numeric_std.all;
use ieee.std_logic_unsigned.all;
entity tb_top is
end entity tb_top;
architecture tb_top_arch of tb_top is
component top is
              port (
                             clk:in std_logic;
                             nreset: in std_logic;
                             nready : in std_logic;
                              data_in: in std_logic_vector(15 downto 0);
                              data_out: out std_logic_vector(15 downto 0)
                             );
end component;
```

```
--component ports--
signal clk : std logic := 'I';
signal nreset : std_logic := 'I';
signal nready : std_logic;
signal data in : std logic vector(15 downto 0):= (others=>'0');
signal data_out : std_logic_vector(15 downto 0);
begin
---component instantiation----
dut: top
           port map(
                      clk => clk.
                      nreset => nreset,
                      nready => nready,
                      data in => data in,
                      data out => data out
--clock generation--
```

```
clock_gen: process(clk) -- clock generator and one shot clear signal
     begin
          clk <= not clk after 500 ns; -- 1000 ns period
  end process clock_gen;
wavegen_proc: process
begin
              nreset <= '0';
              nready <= 'I';
              wait for 1000 ns;
              nreset <= 'I';</pre>
              wait for 1000 ns;
              nready <= '0';
wait for 1000 ns;
              --count in <= "000";
              data_in <= "0111001100110011";
              wait for 1000 ns;
              --count in <= "001";
              data_in <= "0001001100110011";
              wait for 1000 ns;
              --count_in <= "010";
              data_in <= "0010001100110011";
```

```
wait for 1000 ns;
--count_in <= "011";
data_in <= "0011101100110011";
wait for 1000 ns;
--count_in <= "100";
data_in <= "0011010100110011";
wait for 1000 ns;
--count_in <= "101";
data_in <= "0011010000110011";
wait for 1000 ns;
--count in <= "110";
data in <= "0011001111000011";
wait for 1000 ns;
--count_in <= "|||";
data_in <= "0011001100101111";
wait for 1000 ns;
--count in <= "000";
data_in <= "0011001100111111";
wait for 1000 ns;
--count_in <= "001";
data_in <= "0011101101110011";
wait for 1000 ns;
--count_in <= "010";
data_in <= "0111001100110011";
```

```
wait for 1000 ns;
--count_in <= "011";
data_in <= "0011011100110011";
wait for 1000 ns;
--count in <= "100";
data_in <= "0011101100110011";
wait for 1000 ns;
--count in <= "101";
data_in <= "0011101100110011";
wait for 1000 ns;
--count_in <= "110";
data in <= "0011111110110011";
wait for 1000 ns;
--count in <= "|||";
data_in <= "0011001110110011";
wait for 1000 ns;
--count in <= "000";
data_in <= "0011001100110011";
wait for 1000 ns;
--count_in <= "001";
data_in <= "0011001110110011";
wait for 1000 ns;
```

```
--count_in <= "010";
             data_in \le "00|100|10|1100|1";
             wait for 1000 ns;
             --count_in <= "011";
             data in <= "0011001100111011";
             wait for 1000 ns;
             --count in <= "100";
             data in <= "0011001100110111";
             wait for 1000 ns;
             --count_in <= "101";
             data_in <= "0011101110111011";
             wait for 1000 ns;
             --count_in <= "110";
             data in <= "0111011100110011";
             wait for 1000 ns;
             --count in <= "III";
             data in <= "0011001101110011";
             wait for 2000 ns;
end process wavegen_proc;
end tb_top_arch;
```